Issue link: https://resources.pcb.cadence.com/i/1180070
Allegro Constraint Compiler: Workshop Learn more at Cadence Support Portal - https://support.cadence.com © 2019 Cadence Design Systems, Inc. All rights reserved w orldw ide. Page 57 3. Enter the following information in the table: Name value PCIE INT and Interface name PCIE INT Note: The Mapping table Name and Interface need to match the interface name in the Object and ObjectRule tables. Update the other information in the header as required. 4. Define information in the Data rows as follows: Header: Type Alias Design Data: * PCI_X PCIE_RX:PCIE_ TX * PCI_R X PCIE_RX * PCI_T X PCIE_TX * LANE <{0-7}> 5. Save the changes and then select File > Save As to save the spreadsheet in CSV format under the same filename using the file type CSV (Comma delimited) (.csv). 6. Open the starter Object table in the Lab-6_Viper_ASIC_to_PCIe_INT folder: object_grouping_PCI_Express.xlsx 7. Enter the following information in the table: Object name VIPER_TO_PCIE and Interface name PCIE INT Update the other information in the header as required.