Allegro System Capture App Notes

Using DE-HDL designs in System Capture

Issue link: https://resources.pcb.cadence.com/i/1180250

Contents of this Issue

Navigation

Page 3 of 10

Using Design Entry HDL designs in Allegro System Capture Learn more at Cadence Support Portal - https://support.cadence.com © 2019 Cadence Design Systems, Inc. All rights reserved w orldw ide. Page 4 Overview In most new products being developed, there is a significant part of existing design data that gets reused. A substantial part of existing design data would be in Allegro Design Entry HDL (DE-HDL). As Allegro System Capture is a new entrant in the design capture domain, this necessitates the requirement of easily and quickly adding DE-HDL designs to System Capture projects. System Capture designs are DML-independent, whereas DE-HDL designs can be DML-dependent, or DML independent. Before importing a DE-HDL design in System Capture, ensure that it's in the DML-independent state. Device Modeling Language DML is a Cadence proprietary Device Modeling Language that provides information about: • Electrical characteristic of interconnect with IC • Behavior of all ICs (V-I, V-T curves) for which IBIS model are available o IBIS models are converted to DML • Behavior of discrete devices with Spice models • Buffer models characteristics • Extended nets (XNets) definition • Differential pairs (diff pair) definition In setups where the simulation flow is not used, the DML models are used only for defining XNets and Differential Pairs. Operating in DML-independent mode eliminates the need to define DML models for create XNets or Differential Pairs.

Articles in this issue

Links on this page

view archives of Allegro System Capture App Notes - Using DE-HDL designs in System Capture